Computer Organization


Q131.

A device employing INTR line for device interrupt puts the CALL instruction on the data bus while
GateOverflow

Q132.

On receiving an interrupt from an I/O device,the CPU
GateOverflow

Q133.

In a vectored interrupt:
GateOverflow

Q134.

Which one of the following is true for a CPU having a single interrupt request line and a single interrupt grant line?
GateOverflow

Q135.

On receiving an interrupt from a I/O device the CPU:
GateOverflow

Q136.

Which of the following is true?
GateOverflow

Q137.

A 4 kilobyte (KB) byte-addressable memory is realized using four 1 KB memory blocks. Two input address lines (IA4 and IA3) are connected to the chip select (CS) port of these memory blocks through a decoder as shown in the figure. The remaining ten input address lines from IA11-IA0 are connected to the address port of these blocks. The chip select (CS) is active high. The input memory addresses (IA11-IA0), in decimal, for the starting locations (Addr=0) of each block (indicated as X1, X2, X3, X4 in the figure) are among the options given below. Which one of the following options is CORRECT?
GateOverflow

Q138.

The chip select logic for a certain DRAM chip in a memory system design is shown below. Assume that the memory system has 16 address lines denoted by A_{15} \; to \; A_0. What is the range of address (in hexadecimal) of the memory system that can get enabled by the chip select (CS) signal?
GateOverflow

Q139.

A 32-bit wide main memory unit with a capacity of 1 GB is built using 256M x 4-bit DRAM chips. The number of rows of memory cells in the DRAM chip is 2^{14}. The time taken to perform one refresh operation is 50 nanoseconds. The refresh period is 2 milliseconds. The percentage (rounded to the closest integer) of the time available for performing the memory read/write operations in the main memory unit is __________.
GateOverflow

Q140.

How many 128x8 bit RAMs are required to design 32Kx32 bit RAM?
GateOverflow